## ECE 260C SP22 | LAB 3 Farrow Filter

Apurva A59005541, Ankur A59005284, Ishan A59012998, Chinmay A59011094

#### 1) Baseline Design:

To gain an understanding of how well the system performs in terms of timing and resource utilization, we first synthesized the baseline architecture HDL output from Simulink, in Quartus and Vivado for Intel Arria and Xilinx Ultrascale FPGAs respectively, and simulated with the generated testbench in ModelSim.

### a) ModelSim Simulation Output Waveforms:



#### b) Quartus Resource Usage and Timing Report:

| +- |                                              | +- |                  | -+ |
|----|----------------------------------------------|----|------------------|----|
| ;  | Resource                                     |    | Usage            | ;  |
| Ţ  |                                              |    | 723              | ;  |
|    |                                              |    | 723              | ;  |
| ;  |                                              | •  | 0                | ;  |
| ΄. | -                                            |    | 0                | ΄. |
|    |                                              |    | 92               |    |
| ΄. |                                              | ;  | 32               | ΄. |
| ΄. | Estimated ALUTs Unavailable                  | ;  | 0                | ΄. |
| ;  | Due to unpartnered combinational logic       | •  | -                | ΄. |
| ;  |                                              | ;  |                  | 1  |
| ΄. | -                                            | ;  | 0                | ΄. |
| ;  |                                              |    | 723              | 1  |
|    | Combinational ALUT usage by number of inputs | ′. | 723              | 1  |
| ;  |                                              | ;  | 0                | 1  |
| ′. |                                              |    |                  | 1  |
| 1  |                                              | •  | 7                | 1  |
| ′  | -                                            | •  | 80               | 1  |
| ′. |                                              |    | 635              | 1  |
|    | -                                            | •  | 635              | 1  |
| i  |                                              | ,  |                  | •  |
|    | Combinational ALUTs by mode                  | •  | 102              | 1  |
| ;  |                                              | •  |                  | ,  |
| ;  |                                              |    | 0                | ,  |
| ;  |                                              |    | 561              | ,  |
| ;  | shared arithmetic mode                       | ;  | 60               | ,  |
| ;  |                                              | ;  | 840              | ,  |
| ;  |                                              |    | 749              | ;  |
| ;  |                                              | ;  |                  | ;  |
|    |                                              | •  | 92               | ,  |
| ;  |                                              |    | 92               | ;  |
| ;  | I/O registers                                | •  | 0                | ,  |
| ;  | LUT_REGs                                     |    | 0                | ,  |
| ;  |                                              | ;  |                  | ;  |
| ï  |                                              | ;  |                  | ;  |
| ;  | I/O pins                                     | ;  | 48               | ;  |
| ;  |                                              | ;  |                  | ;  |
| ;  | DSP block 18-bit elements                    | ;  | 12               | ;  |
| ;  |                                              | ;  |                  | ;  |
|    |                                              |    | clk_enable~input | ;  |
|    | Maximum fan-out                              |    | 93               | ;  |
|    | Total fan-out                                | •  | 2667             | ;  |
| ;  | Average fan-out                              | ;  | 2.88             | ;  |
| 1  |                                              | I. |                  | 1  |

```
; Slow 900mV 100C Model Fmax Summary ; ; ; ; Fmax ; Restricted Fmax; Clock Name; Note; ; ; 24.91 MHz; 24.91 MHz ; clk ; ; ; ; ; ;
```

c) Vivado Timing Summary at 1GHz clock constraint. Achieved Fmax = 93.2 MHz.

| etup                         |             | Hold                         |           | Pulse Width                              |           |
|------------------------------|-------------|------------------------------|-----------|------------------------------------------|-----------|
| Worst Negative Slack (WNS):  | -9.730 ns   | Worst Hold Slack (WHS):      | -0.072 ns | Worst Pulse Width Slack (WPWS):          | -0.122 ns |
| Total Negative Slack (TNS):  | -154.372 ns | Total Hold Slack (THS):      | -2.859 ns | Total Pulse Width Negative Slack (TPWS): | -0.122 ns |
| Number of Failing Endpoints: | 16          | Number of Failing Endpoints: | 48        | Number of Failing Endpoints:             | 1         |
| Total Number of Endpoints:   | 64          | Total Number of Endpoints:   | 64        | Total Number of Endpoints:               | 93        |

#### 2) Pipelining+Transposed FIR Architecture to improve performance:

To improve the performance, we used transposed FIR architecture along with pipelining.

Pipelined+Transposed FIR Architecture (Simulink Model)



a) Simulink Waveforms:



b) Pipelined Modelsim simulation output waveforms: (Verification for arithmetic accuracy)



c) Quartus: Timing Report, RTL view, Floorplan and techmap:

Longest delay path exist between the highlighted blocks.



d) Vivado Timing Report, RTL schematic view and Resource Usage

Timing report at 1GHz. Achieved Fmax 191MHz.

#### **Design Timing Summary**

| tup                          |             | Hold                         |          | Pulse Width                              |           |  |  |  |
|------------------------------|-------------|------------------------------|----------|------------------------------------------|-----------|--|--|--|
| Worst Negative Slack (WNS):  | -4.225 ns   | Worst Hold Slack (WHS):      | 0.039 ns | Worst Pulse Width Slack (WPWS):          | -0.122 ns |  |  |  |
| Total Negative Slack (TNS):  | -346.321 ns | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | -0.122 ns |  |  |  |
| Number of Failing Endpoints: | 213         | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 1         |  |  |  |
| Total Number of Endpoints:   | 348         | Total Number of Endpoints:   | 348      | Total Number of Endpoints:               | 385       |  |  |  |



## Resources used

| Q ₹ \$      | %     | Hierarchy            |                           |                   |                |                          |                |                     |                  |                  |                 |                 |                               |
|-------------|-------|----------------------|---------------------------|-------------------|----------------|--------------------------|----------------|---------------------|------------------|------------------|-----------------|-----------------|-------------------------------|
| Name        | ^1    | CLB LUTs<br>(230400) | CLB Registers<br>(460800) | CARRY8<br>(28800) | CLB<br>(28800) | LUT as Logic<br>(230400) | DSPs<br>(1728) | Bonded IOB<br>(464) | HPIOB_M<br>(192) | HPIOB_S<br>(192) | HDIOB_M<br>(24) | HDIOB_S<br>(24) | GLOBAL CLOCK<br>BUFFERs (544) |
| N Farrow_Ca | nonic | 258                  | 384                       | 46                | 72             | 258                      | 5              | 48                  | 6                | 6                | 18              | 18              | 1                             |

### Floorplan



### Technology map



### Issues/Conclusions:

After pipelining, the longest path consists of a multiplier and an adder. So for further performance improvement, we need to make changes in the multiplier itself. Hence we implemented a better version of multiplier that used less number of adders using the booth algorithm.

# 3) Pipelining + Transposed FIR Architecture + Booth Multiplier to improve performance:

a) Modelsim simulation output waveforms: (Verification for arithmetic accuracy)



b) Quartus Timing Report, RTL view, Floorplan, Techmap



The green blocks are Booth multiplier blocks. Longest delay path exists within the multiplier. The highlighted blocks represent the longest delay path. An RTL view of the Booth Multiplier Block is pasted below



### Floorplan



#### **Techmap**



c) Vivado Timing Report, RTL view and Resource Usage

Timing report at 1GHZ. Achiever Fmax = 670 MHz.





## Longest delay path in booth multiplier



## Resource Usage



### 7. Summary:

- We began with the vanilla design given as part of the assignment. That design was a canonical representation of the Farrow filter and hence had a long path with several adders and multipliers. That path had a significant delay and as a result we could only reach as far as ~24MHz in Quartus and 93 MHz in Vivado.
- To further improve it, we changed from canonical to transpose representation of the filter. This change reduced the longest path to a couple of adders and multipliers which gave us ~27MHz in Quartus (Please note that this result hasn't been added in the detailed results above)
- We then added pipelines in the longest path to ensure that we had only a single multiplier adder pair in between two flops. This design ran at a frequency of ~60MHz (Quartus) and 191MHz (Vivado). In this design, the main violator was the multiplier which was inferred by the tool and had a string of back to back adders. Since this was inferred by the tool, we couldn't modify the multiplier to improve its performance.
- Finally to get around this we modified the multipliers to Booth Multipliers. These multipliers were
  coded and instantiated in verilog. They consist of Carry Lookahead Adders. The key advantage of
  Booth Multiplier is that it reduces the number of partial products, which results in faster operation.
  This turned out to be an effective modification, as we were able to significantly increase our
  maximum frequency ending up with 166MHz in Quartus and 670MHz in Vivado.